Arm Community
Site
Search
User
Site
Search
User
Groups
Education Hub
Arm Ambassadors
Open Source Software and Platforms
Research Collaboration and Enablement
Forums
AI and ML forum
Architectures and Processors forum
Arm Development Platforms forum
Arm Development Studio forum
Arm Virtual Hardware forum
Automotive forum
Compilers and Libraries forum
Graphics, Gaming, and VR forum
High Performance Computing (HPC) forum
Infrastructure Solutions forum
Internet of Things (IoT) forum
Keil forum
Morello forum
Operating Systems forum
SoC Design and Simulation forum
SystemReady Forum
Blogs
AI and ML blog
Announcements
Architectures and Processors blog
Automotive blog
Graphics, Gaming, and VR blog
High Performance Computing (HPC) blog
Infrastructure Solutions blog
Internet of Things (IoT) blog
Operating Systems blog
SoC Design and Simulation blog
Tools, Software and IDEs blog
Support
Arm Support Services
Documentation
Downloads
Training
Arm Approved program
Arm Design Reviews
Community Help
More
Cancel
Support forums
SoC Design and Simulation forum
Arm 22nm TSMC 22ULL-GL memory power management
Jump...
Cancel
State
Accepted Answer
+1
person also asked this
people also asked this
Locked
Locked
Replies
1 reply
Subscribers
89 subscribers
Views
1020 views
Users
0 members are here
Options
Share
More actions
Cancel
Related
How was your experience today?
This discussion has been locked.
You can no longer post new replies to this discussion. If you have a question you can start a new discussion
Arm 22nm TSMC 22ULL-GL memory power management
bernardz
11 months ago
Dear Sir or Madam,
I am trying to confirm the potential risk of powering up/down memory. Our soc design implements Arm 22nm TSMC 22ULL-GL memory (TS83Cx00x series). In order to do proper power management with memories, I've being looking into Application Note <Arm Artisan 22nm TSMC 22ULL-GL Memory Power Mangement>. The application note stated clearly that there should be a power supply sequence for VDDCE and VDDPE (when powering up, power up VDDCE first, then VDDPE; when powering down, shut down VDDPE first, then VDDCE). Since such power sequence requires delicated PMU
design
and also have influence to our PMIC spec, I am interested to understand the risk if we powering up/down VDDCE and VDDPE simultaneously?
Thank you for your time and I look forward to hearing from you.
Yours sincerely,
Bernard
Top replies
Ronan Synnott
11 months ago
+2
verified
Hello, Please raise an official support case from the Support menu above.
Parents
+1
Ronan Synnott
11 months ago
Hello, Please raise an official support case from the Support menu above.
Cancel
Up
+2
Down
Cancel
Reply
+1
Ronan Synnott
11 months ago
Hello, Please raise an official support case from the Support menu above.
Cancel
Up
+2
Down
Cancel
Children
No data